# Efficient Spectrum Sensing for Aeronautical LDACS Using Low-Power Correlators

Shanker Shreejith<sup>(D)</sup>, *Member, IEEE*, Libin K. Mathew, *Student Member, IEEE*, Vinod A. Prasad, *Senior Member, IEEE*, and Suhaib A. Fahmy, *Senior Member, IEEE* 

Abstract-Air traffic has seen tremendous growth over the past decade pushing the need for enhanced air traffic management schemes. The L-band digital aeronautical communication system (LDACS) is gaining traction as a scheme of choice, and aims to exploit the capabilities of modern digital communication techniques and computing architectures. Cognitive radio-based approaches have also been proposed for LDACS to improve spectrum efficiency and communication capacity; however, these require intelligent compute capability in aircrafts that enforce limited space and power budgets. This paper proposes the use of multiplierless correlation to enable spectrum sensing in LDACS air-to-ground links, and its integration into the onboard LDACS system. The proposed architecture offers improved performance over traditional energy detection (ED) even at low signal-to-noise ratio (SNR) with lower energy consumption than a multiplier-based correlator, while also assisting in receiver synchronization. We evaluate the proposed architecture on a Xilinx Zynq field-programmable gate array and show that our approach results in 28.3% reduction in energy consumption over the multiplier-based approach. Our results also show that the proposed architecture offers 100% accuracy in detection even at -12-dB SNR without requiring additional circuitry for noise estimation, which are an integral part of ED-based approaches.

*Index Terms*—Aeronautical communication systems, cognitive radio, multiplier less correlator, spectrum sensing.

## I. INTRODUCTION

THE sustained growth of air traffic over the past decade is pushing the limits of global air traffic management (ATM) systems, and it is expected that current systems will reach peak capacity by 2020. To address this challenge, the International Civil Aviation Organization has recommended the future communications infrastructure that will integrate optimal datalink protocols for enhancing air-to-air, air-to-ground, and satellite-based links. For air-to-ground links, *L*-band digital aeronautical communications system (LDACS) is gaining traction as the preferred system for final deployment [1], [2]. LDACS is proposed as an inlay approach

Manuscript received August 21, 2017; revised December 13, 2017; accepted January 15, 2018. Date of publication March 9, 2018; date of current version May 22, 2018. (*Corresponding author: Shanker Shreejith.*)

S. Shreejith and S. A. Fahmy are with the School of Engineering, University of Warwick, Coventry CV4 7AL, U.K. (e-mail: s.shanker@warwick.ac.uk; s.fahmy@warwick.ac.uk).

L. K. Mathew is with the School of Computer Science and Engineering, Nanyang Technological University, Singapore 639798 (e-mail: libin001@ntu.edu.sg).

V. A. Prasad is with IIT Palakkad, Palakkad 678557, India (e-mail: vinod@iitpkd.ac.in).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TVLSI.2018.2806624

with legacy *L*-band systems such as distance measuring equipment (DME), and hence, has stringent requirements on transmission and reception [2]. LDACS uses modern digital modulation schemes such as orthogonal frequency division multiplexing (OFDM) for improved performance and spectral efficiency over the traditional analog techniques employed by current systems.

The introduction of digital processing blocks can also enable intelligent and on-demand spectrum allocation in LDACS, further enhancing its appeal in aeronautical systems [3]. Use of cognitive radio (CR)-based dynamic spectrum access has been proposed for LDACS, which would enable opportunistic and on-demand access to the L-band channel(s), while meeting the reliability and safety requirements imposed by the standard [4]–[6]. This allows an aircraft to identify vacant spectral bands in the air-to-ground spectrum and choose a suitable channel to initiate an LDACS air-to-ground transmission. However, introducing dynamic spectrum access for LDACS presents unique challenges over terrestrial CR systems; aircraft in the range of the system are in constant motion resulting in an evolving network structure, while the channel conditions between communicating entities can change very rapidly, requiring more effective sensing compared with terrestrial CR systems. Furthermore, while ground-based systems can employ powerful computational systems to support the processing demands, implementations for aircraft must be compact and power efficient to satisfy weight, space, and power budgets.

In this paper, we present an approach for spectrum sensing using low-power correlators that also serve as the receiver synchronizer for the OFDM baseband. The multiplierless correlator architecture presented for the IEEE 802.16d in [7], is enhanced to cater to the longer preamble structure of LDACS air-to-ground transmissions. Further, we enhance the computational precision to improve performance in very low signal-to-noise ratio (SNR) conditions, which are likely in the LDACS scenario due to diverse channel conditions, limited transmission power, and the mobile nature of the aircraft. We show that the proposed approach outperforms the traditional energy detection (ED) as well as the feature detection (FD)based spectrum sensing schemes even when the ED technique incorporates highly accurate noise prediction. The multiplierless approach also results in improved power consumption, making it an ideal choice for on-board implementation. The proposed correlator is implemented on a Xilinx Zynq fieldprogrammable gate array (FPGA) to evaluate the performance in hardware.

1063-8210 © 2018 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

The remainder of this paper is organized as follows. Section II discusses the related work in spectrum sensing, correlators, and FPGA-based CR architectures. Section III provides an overview of the LDACS standard and the data frame format used to exchange information in air-to-ground links. Section IV presents the architecture of the proposed multiplierless correlator tailored to the LDACS frame and its integration into our radio platform. In Section V, we evaluate the proposed architecture and compare it against the ED and FD techniques for LDACS under multiple signal quality conditions. Finally, we conclude this paper in Section VI.

## II. RELATED WORKS

#### A. Spectrum Sensing

CR-based communication systems aim to make use of vacant areas of allocated spectrum by providing mechanisms to dynamically access these spectrum holes. By allowing devices to opportunistically timeshare slices of spectrum, CR improves available communication bandwidth and spectral efficiency. A key requirement of a CR system is the ability to efficiently detect spectral holes. The literature describes several techniques to detect spectrum holes with varying efficiency (in terms of probability of detection and false alarm) and computational complexity. These include simple techniques like ED [8], as well as computationally intensive methods such as matched filter detection [9], cyclostationary FD (CFD) [10], and eigenvalue detection [11], among others. Generally, ED has been the most popular and widely deployed scheme due to its incoherent nature and low computational complexity. However, the accuracy of ED-based spectrum sensing is significantly affected by the accuracy of noise variance estimation. ED-based techniques are also unable to distinguish between licensed and malicious users, while also suffering from a lower SNR threshold for accurate detection [12]. Mathew and Vinod [5] enhance the traditional ED using an energy-difference-based detection algorithm within the context of LDACS communication, however, it is still vulnerable to errors in noise estimation.

The eigenvalue detection [11] is also an incoherent detection technique in which the maximum-to-minimum ratio of eigenvalues of the covariance matrix of the received signal is compared with a threshold to determine the presence/absence of communication in the current channel. Eigenvalue detection, however, requires computation of a covariance matrix and eigenvalue decomposition of the received signal, which are computationally complex tasks. Furthermore, the threshold selection for eigenvalue detection is a challenging problem, limiting the application of this approach in low-power systems.

Coherent detection techniques such as CFD [10] and matched filter detections have the ability to differentiate noise (or unlicensed user transmissions) from licensed user communication. CFD exploits the cyclostationary properties of received signals to detect the presence/absence of communication in a given channel. However, decomposition of the cyclostationary features is also computationally intensive, and the technique requires relatively long observation times for high detection accuracy. Matched filters also rely on knowledge of the transmitted signal properties such as frame structure, pilot symbol structure, and sampling frequency to provide optimal detection. As with CFD, matched filter sensing is also computationally intensive as the received signals must be demodulated prior to applying the matched filtering process.

## B. Multiplierless Correlators in OFDM Systems

OFDM is a widely used modulation technique in highthroughput wireless systems that offer resilience to multipath fading and methods to allocate communication spectrum in a flexible manner. This makes OFDM a key scheme in CR systems by supporting techniques such as spectrum pooling, which allows temporary access of licensed (idle) spectrum to unlicensed users, thus natively enables the dynamic spectrum access [13]. A key challenge in efficient OFDM systems is receiver synchronization, since minor errors can lead to intercarrier or intersymbol interference [14].

Various approaches have been proposed in the literature to achieve accurate synchronization. They either rely on autocorrelation-based techniques [15]-[17], which offer a low-complexity implementation and performance that severely degrades at low signal power (low SNR), or on cross correlation-based techniques [18], which offer better performance at low SNR rates with very high implementation complexity or a combination of the two as cascaded stages [19], [20] that offers the best of both worlds. Though efficient implementations of cross-correlators were proposed [21], these are still over  $5 \times$  more complex than efficient implementation of classic autocorrelators. Multiplierless correlators address this challenge by replacing the multiplication operation with shift-add blocks and representing the known preamble as a sum of powers of 2 [7], [22]. It has been shown that they can maintain the same synchronization accuracy as multiplier-based correlators, while consuming significantly fewer resources [7].

In this paper, we improve the multiplierless correlator approach described in [7] and employ these correlators to perform spectrum sensing in the LDACS air-to-ground band. The correlator is enhanced to cater for the very low SNR conditions that may be encountered in aeronautical systems and also to support the larger preamble of LDACS communication. The proposed correlator can also synchronize the OFDM receiver in the LDACS ground-to-air link, thus reducing overall resource consumption. The structure mimics a matched filter detector using a prior knowledge of the LDACS air-to-ground and ground-to-air frame structures for receiver synchronization and spectrum sensing in time domain.

### C. FPGAs as Radio Platforms

FPGAs have been widely used in CR research owing to their hardware-level adaptability, processing capabilities, and parallelism. While platforms such as CRUSH [23] and CRKIT [24] aimed to leverage the computational capabilities of FPGAs for implementing complex baseband modules, platforms such as WARP [25] and Iris [26] used hardwarelevel flexibility to adapt properties of baseband modules based on channel conditions. Recent hybrid FPGA platforms have renewed interest in building adaptive radios on FPGAs as they offer close coupling of a processor for high-level cognitive software and hardware fabric for high-throughput baseband processing. Software APIs can enable detailed reconfiguration of the hardware (the entire baseband or parts of it) from within the cognitive layer [27]. Such architectures have been demonstrated for LDACS [6]. We integrate the proposed correlator into this platform and evaluate the performance in actual hardware in addition to software simulations.

#### **III. LDACS AIR-TO-GROUND COMMUNICATION**

LDACS is a cellular communication system involving a network of ground stations (GSs) and airborne stations. As mentioned, LDACS uses OFDM as the modulation scheme with fast Fourier transform (FFT) length 64 and a total bandwidth of 0.5 MHz for each channel. It uses 50 subcarriers for transmission with a spacing of 9.8 KHz. These are further separated into two banks of 25 subcarriers each, which are used for ground-to-air and air-to-ground communication. LDACS defines these links as the forward link (FL) and reverse link (RL), respectively. In this paper, we explore the case for opportunistic spectrum access by aircraft in the RL segment. This allows aircraft to sense spectrum usage in the RL band, determine the optimal segment, and request permission to use this spectrum from the GS. The GS has a global view of spectrum usage and can allow a requested channel to be used if there are no potential conflicts. Dynamic spectrum access in this manner enables more efficient use of the limited RL spectrum, especially in congested airspaces.

The RL transmission in LDACS is based on OFDM-timedivision multiple access bursts that adapt to the demands of multiple users. The transmitter design mimics a typical OFDM transmitter design, with support for adaptive coding and modulation schemes to cater to environments with strong interference, support high-priority messages, and maintain reception quality. The inverse FFT (IFFT) operation distributes the modulated data into different subcarriers.

The receiver block also resembles a typical OFDM receiver with enhancements to eliminate interference with adjacent DME channels (blanking nonlinearity block). The synchronization logic determines the starting point of a multiframe, the FFT block demodulates the signal followed by equalization, demodulation, and decoding to extract the received information.

A hierarchical arrangement of the communication in the RL is shown in Fig. 1. Communication is organized into a cyclic structure of super frames, each having a duration of 240 ms. Each super frame has one random access slot, used by the aircraft to request cell entry, and four multiframes. Each multiframe is composed of a variable-sized dedicated control (DC) segment and a data segment. Our aim is to enable dynamic access in the multiframe segment, which would otherwise be manually allocated to different aircrafts by the respective GS.

The detailed frame structure of an RL-DC segment with four tiles is shown in Fig. 2. The format follows a tiled structure, each tile corresponding to 720  $\mu$ s, organized as six rows (time domain) and 25 columns (frequency domain). In time domain,



Fig. 1. Framing structure of LDACS RL communication.

each row also has a cyclic prefix (CP) that marks the start of each row (not shown in Fig. 2). The first tile is called the synchronization tile that contains a fixed structure of automatic gain control (AGC) preamble, two synchronization symbols, and two pilot symbols, followed by a repetition of the AGC preamble, which aids in synchronizing the LDACS receive chain at the GS. Since the synchronization tile must be present in each RL segment, detecting its presence or absence at fixed time intervals can confirm whether the segment is currently in use or not. The remaining tiles are filled with information transmitted to the ground segment, with pilot symbols inserted at regular intervals.

The FL frame also uses a similar structure for the synchronization tile, but only uses the synchronization symbols instead of a full tile. While receiving a frame from the GS, the aircraft must detect the synchronization symbol to detect the start of frame, and to adapt the sample timing window to reduce intersymbol interference at the aircraft receiver. Since transmission and reception occurs at distinct time intervals, the same synchronizer block within the aircraft receiver can be used to sense the presence of communication in the RL-DC segment (when the aircraft wants to transmit), and to perform accurate reception (when the aircraft receives information from the GS).

The time duration of each OFDM symbol in LDACS is 120  $\mu$ s; this, when combined with the FFT length of 64, results in 375 samples (time domain) of synchronization information in a multiframe (excluding the repetitive AGC preamble, and including the 11 sample CP for each row). The synchronization elements are known (or can be calculated) *a priori*, allowing the use of cross correlation for synchronization and spectrum sensing. The complex cross-correlator structure could be built efficiently in hardware, which can perform the computation at line rate to ensure on-the-fly detection. For our experimental setup, we use the minimum allowed RL-DC size of two tiles (including the synchronization tile) followed by eight data tiles as the multiframe data, with a total frame size of 4950 samples in the time domain (including the CP for each row).

## IV. MULTIPLIERLESS CORRELATOR FOR SPECTRUM SENSING IN LDACS

#### A. Architecture of Multiplierless Correlator

Implementing such a complex cross-correlator on an modern FPGA without architecture optimizations would result in



Fig. 2. Organization of RL-DC segment, reproduced from [2].



Fig. 3. Architecture of the multiplierless correlator.

a high DSP Block requirement of 1500 blocks and registers, requiring a very large device, and hence, increasing static and dynamic power consumption. An optimized design can make use of the internal pipeline registers within the DSP block to absorb the delay stages, reducing the resource consumption of fine-grained elements [registers/lookup tables (LUTs)] and at the same time, increasing the overall performance of the system (clock speeds). For resource constrained implementation, the same DSP block could be reused over two computations to reduce the utilization by half; however, this would result in an increase of latency by  $4 \times$  at each node, while still consuming higher power. Multipumping could also be used to time multiplex the DSP blocks [28], but this would require a higher clock rate, consuming more power. Multiplierless correlation reduces this complexity by replacing the multiplier(s) with a series of shift-adds, requiring fewer computational resources, at a cost of reduced accuracy.

The high-level architecture of the multiplierless correlator is shown in Fig. 3, which extends the correlator used in [7] for the IEEE 802.16d standard. The structure mimics a transpose directform filter, where the multiplication operation at each tap is replaced by a multiplexer that selects one among its many inputs based on the synchronization symbol value at that tap (Sync[n]). Like in [7], our architecture uses a single shared shift-add block to optimize resource consumption; however, our design supports higher quantization levels to improve performance under very low SNR conditions. This shared shift-add block receives the I and Q components from the RF front-end and computes all possible multiples of the input sample corresponding to the 375 synchronization samples.



Fig. 4. Variation of detection accuracy with quantization levels of mulitplierless correlator for LDACS-1 frame.

While the design in [7] uses a 64-sample preamble structure, the long synchronization tile in LDACS creates a long critical path through the multiplexers. To mitigate this, we introduce a pipeline stage at the output of the tap multiplexers to increase the operating frequency of the design. Finally, to reuse the correlator for synchronization of the FL frames (unique to our application), which rely on the synchronization symbols alone instead of a full tile, the input multiplexers of taps 1–75 have an additional select line, which can bypass the shift-add inputs for "0." In this case, the output of tap 225 is used for synchronization purposes.

To optimize the quantization level for the design, we simulated the multiplierless correlator in MATLAB using different quantization levels and observed that there is no appreciable gain beyond 6-bit quantization  $(2^{-5})$ , as shown in Fig. 4. Hence, during implementation, the quantized values of the synchronization tile (Sync[n]) were hard-coded with 6-bit quantization and I and Q sample wordlength of 16 bits. This allows the tools to optimize most of the multiplexers (except 1–75) into fixed logic during the implementation process, reducing the resource consumption further. The multiplexers corresponding to taps 1–75 were optimized to 2-to-1 multiplexers, also lowering resource consumption. Though this results in an inflexible design, the contents of the synchronization tile are fixed in LDACS, allowing them to be computed offline and loaded into the system at design time.

#### B. Proposed Correlator in the LDACS Processing Chain

Fig. 5 shows a simplified block diagram of the LDACS baseband, with our proposed multiplierless correlator integrated into the datapath. In the receive direction, the digitized signals are passed through a programmable channelizer that can extract and isolate the LDACS channels from the adjacent DME pulses. The binary data from the selected channel is fed to the correlator (part of receiver synchronizer), which attempts to estimate the symbol timing offset by detecting the start of a ground-to-air frame (signal cross correlation approach). The remainder of the receive channel baseband mimics a typical OFDM receiver—the FFT module transforms the received frame to the frequency domain, which is then



Fig. 5. Integrating the multiplierless correlator into the LDACS processing chain.

equalized, demodulated, and decoded to obtain the actual transmitted information. The LDACS standard also suggests the use of time- and frequency-domain interference mitigation techniques and adaptive equalization to ensure robust and reliable reception.

When the station needs to transmit information, the spectrum sensing chain is activated and the cognitive logic configures the channelizer to scan the LDACS RL bandwidth. In this configuration, the correlator tries to detect the presence of a synchronization tile in the data received from the channelizer output, and the information is relayed to the cognitive logic. Once a suitable channel is detected, the transmit chain is activated and the cognitive logic configures the RF modules to use the selected channel for transmission. The baseband modules map the information using QPSK modulation, apply the IFFT, and inserts the CP to form the LDACS frame. The spectral masking filter transforms the signal to maintain the stringent LDACS specification, before feeding it to the digital to analog conversion and RF modules.

#### C. Integration Into LDACS Radio Platform

The simplified diagram in Fig. 6 shows the architecture of our radio platform for LDACS [6] on a Xilinx Zynq device. The Zyng architecture integrates a dual core ARM processor and a programmable fabric on the same chip, enabling tight coupling between software and hardware processing blocks. The baseband functionality (LDACS channelizers and filters) and interfaces to the antenna are implemented in the programmable logic region of the Zynq with dedicated interfaces to interact with the cognitive software tasks running on the ARM core. Dedicated direct memory access (DMA) controllers offer high-speed data movement between the baseband modules and software (or external interfaces). The platform offers high-speed dynamic adaptability through parametric reconfiguration (for tuning parameters) and highspeed partial reconfiguration, which can be initiated through simple software APIs. An analog devices AD-FMCOMMS4-EBZ board (based on the AD9364) connects to the antenna interface to complete the RF front-end (see [6] for more details on our LDACS radio platform).

The LDACS standard allows transmission of air-toground information over 23 channels and places stringent



Fig. 6. Integrating multiplierless correlator into the radio platform on Zynq.

requirements on the pulse shape of the transmitted signal. This results in the use of complex filters for channelization during reception and pulse shaping during transmission. We implement this nonconcurrent functionality using partial reconfiguration (PR) to reduce the area overheads and power consumption; the channelization module is loaded on the fly during spectrum sensing, while the channel filter module is loaded during actual transmission. The PR approach optimizes resource utilization, leaving behind enough resources to implement other complex baseband modules, like the correlator in this case.

As shown in Fig. 6, the correlator module (marked as Mlesscorr) interfaces with the output of the partially reconfigurable region (PRR) that holds either the channelizer or the channel filter (depending on the operating mode). We have replaced the filter-bank-based spectrum sensing scheme in [6] with an optimal channelizer for LDACS and the channel filter with the work proposed in [29] to reduce multiplication complexity. During a sensing operation, the channelizer output is also read by the correlator module which then determines if there is an LDACS air-to-ground frame transmitted in the channel. Four such channels are available simultaneously through the channelizer, and are sequentially fed into the correlator module under software control. The result of sensing is read by the cognitive software to determine the best channel for transmission. During a normal receive operation, the software configures a register bit in the correlator module allowing it to be reused as a receiver synchronizer for the OFDM demodulator stage. The parametric configuration changes as well as the mode switch through reconfiguration are all performed using simple function calls from the cognitive software, such as set\_basesband(spectrum\_sense). Our framework handles all the low-level steps need to manage the change in parameters or physical reconfiguration operation in response to these function calls.

| Sub-module            | FFs     | LUTs   | Slices | DSPs |  |  |
|-----------------------|---------|--------|--------|------|--|--|
| shift_add             | 242     | 180    | 67     | 0    |  |  |
| tap mux               | 0       | 5,961  | 1,766  | 0    |  |  |
| add-delay chain       | 23,726  | 23,754 | 5,957  | 0    |  |  |
| Total Utilisation (%) | 24,000  | 29,895 | 7,806  | 0    |  |  |
| % Utilisation         | 5.5     | 13.7   | 14.2   | 0    |  |  |
| Frequency             | 195 MHz |        |        |      |  |  |

TABLE II

RESOURCE COMPARISON OF PROPOSED CORRELATOR ON THE ZYNQ XC7Z045 AND THE MULTIPLIER-BASED CORRELATOR ON THE ZYNQ XC7Z100 DEVICE

| Design           | FFs    | LUTs   | Slices | DSPs  | % Util.     | F <sub>Ma</sub> , |
|------------------|--------|--------|--------|-------|-------------|-------------------|
| Multiplierless   | 24,000 | 29,895 | 7,806  | 0 1   | 3.67 (LUTs) | 195               |
| Multiplier-based | 11,968 | 6,112  | 1,528  | 1,500 | 74.25 (DSP) | 406               |

#### V. RESULTS

#### A. Implementation Results

To evaluate the resource requirements of the proposed correlator and to estimate its power consumption, we implement the correlator in isolation on a Xilinx Zynq XC7Z045 FPGA. The detailed resource consumption of the submodules of the multiplierless correlator is shown in Table I. The design achieves an operating frequency of 190 MHz on the moderate-grade fabric of the XC7Z045, and the complete design consumes only 14% of the resources on the Zynq design allowing the rest of the baseband modules to be integrated on the same device.

For comparison, we also implemented an optimized multiplier-based correlator design (in isolation, transpose direct form), which could only fit on the larger XC7Z100 device (same architecture, but offers more resources) due to the large number of DSP blocks required. The optimized structure maps the delay elements using the internal pipeline registers within the DSP block to maximize performance with minimal fine-grained resource usage. The results of the different implementations are shown in Table II. The multiplier-based design consumes nearly 2% of LUTs and flip-flops (FFs) and 76% of the DSP blocks available on the larger XC7Z100 device. The lower resource utilization of the multiplierless approach enables a more compact implementation (and a smaller device with less static power consumption), making our architecture better suited for on-board systems, while also leaving sufficient resources available for the rest of the baseband functions. The pipelined structure ensures that both designs offer similar compute throughput (one output per clock cycle) and latency (376 cycles); however, the higher operating frequency achievable using multiplier-based correlators make them suited for use in LDACS GSs for managing/monitoring spectrum allocation across all aircraft.

We also evaluate the power consumption of the design using the XPower analyzer tool from Xilinx. A post place-and-route



Fig. 7. Frequency plots of generated LDACS RL frames under different SNR conditions. (a) Actual LDACS RL frame with no noise. (b) Received LDACS RL frame at -10 dB SNR.

TABLE III Resource Utilization of the Zynq Radio Platform After Integrating the Proposed Correlator

| Sub-module        | FFs    | LUTs   | BRAMs(36/18) | DSPs  |
|-------------------|--------|--------|--------------|-------|
| Channel Filter    | 1,336  | 1,397  | 0/0          | 23    |
| Channelizer       | 1,581  | 2,161  | 4/0          | 46    |
| Mless-corr        | 24,000 | 29,895 | 0            | 0     |
| RF I/F            | 22,781 | 21,970 | 6/4          | 77    |
| Reconfig          | 697    | 767    | 1/1          | 0     |
| Total Utilisation | 49,913 | 55,594 | 11/5         | 123   |
| % Utilisation     | 11.4   | 25.4   | 2.57         | 13.67 |

simulation dump was used to generate the activity rates with actual LDACS frame data as the input to the correlator in each clock cycle. The simulation was performed at the design clock frequency of 125 MHz. The tool computed the total power consumption of the multiplierless correlator as 1160 mW, with 1038 mW contributed by the correlator operation (dynamic power) on the XC7Z045 device. The power analysis of the multiplier-based correlator at the same operating frequency resulted in an estimated consumption of 3166 mW of dynamic power (contributed by the correlator in operation). The proposed design thus achieves a  $3 \times$  advantage in dynamic power consumption. The larger device requirement for the multiplier-based design also contributes to a much higher total power, further highlighting the advantage of the proposed approach.

Finally, we evaluate the resource overheads of the design when integrated into our radio platform on the XC7Z045 device. The results of the implementation are shown in Table III. It can be observed that the proposed correlator is logic intensive and contributes nearly 65% of the total LUT consumption of the system (without considering the baseband modules that are not integrated here). However, our correlator doubles up as the receiver synchronizer in the LDACS OFDM baseband, a key functionality that is required to ensure accurate decoding of the received information (over



Fig. 8. Correlator output at SNR of 0 and -10 dB.



Fig. 9. Comparison of detection accuracy of RL-DC frames using different detection techniques.

the critical LDACS ground-to-air link). A standalone multiplierless cross-correlator to assist with receiver synchronization would otherwise consume 9215 registers and 9574 LUTs more, and our proposed correlator effectively reducing the resource consumption by 16%. The overall design consumes less than 26% of resources on the device, leaving considerable general (LUTs and FFs) and specialized (DSP blocks and BRAMs) resources for implementing baseband modules and other compute intensive processing for on-board LDACS systems.

### B. Spectrum Sensing Effectiveness

To determine the effectiveness of the proposed correlator approach in detecting the presence/absence of transmissions under different SNR conditions, we generate LDACS frames in MATLAB and emulate different received conditions by adding additive white Gaussian noise (AWGN) components. For the proposed correlator-based approach and the multiplierbased approach, we use a single frame size (4950 samples) as the detection window. This frame size corresponds to the minimal RL frame recommended by the standard. The frequency response plot of our test input frames are shown in Fig. 7. Fig. 7(a) shows the actual LDACS RL frame when it was transmitted (zero noise condition), while Fig. 7(b) shows the case when the frames are received at SNR conditions of -10 dB. It can be observed that the noise significantly affects the frequency response signature and noise power level of the transmitted LDACS frame, limiting the scope of simple ED-based techniques. An effective spectrum sensing scheme should be able to accurately determine the presence of LDACS transmission under such diverse conditions.

For our evaluation, these received frames are used as inputs to the hardware implementation (as preloaded RAM contents), simulation model of the proposed multiplierless correlator (MATLAB simulation), and the multiplier-based model (in hardware). The inputs are quantized to 16-bit signedmagnitude fixed-precision format for hardware implementation while the MATLAB simulation model is tested with MATLAB's native accuracy (double precision floating point). The output of the proposed correlator (hardware evaluation) corresponding to received LDACS frames at different noise conditions (SNR = 0 dB, SNR = -10 dB) is plotted in Fig. 8. The presence of frame is determined by detection of a significant peak (more than  $1.33 \times$  all others in the current frame) at sample index 375, corresponding to the LDACS RL preamble. Though the plots vary significantly due to the difference in input noise levels, the proposed correlator achieves significant peaks at index 375 most of the time, resulting in positive frame detection.

We also evaluate the detection accuracy of the proposed correlator under different noise conditions with SNRs ranging from 0 to -20 dB in hardware, by loading the test frames into BlockRAMs on the FPGA. The performance is averaged over 1000 LDACS frames (4950 samples each) for each SNR condition, with each frame having a different noise signature at the same SNR. We also compare against the performance of a simulation model of the proposed correlator in MATLAB and a multiplier-based correlator in hardware (at 16-bit precision), to compare against the proposed correlator with the same input frames. The results are plotted in Fig. 9. The hardware model achieves almost identical accuracy to the multiplier-based equivalent (the same truncation mechanism) and the simulation model in MATLAB (minor deviations due to rounding), with 100% positive frame detection in conditions up to -12 dB.

We also compare the approach against the traditional ED-based technique (in MATLAB) under different noise variance estimation conditions. The performance of ED-based

detection is largely determined by the noise variance estimation, which is complex to compute and is often assumed to be a known parameter while evaluating the algorithm. For our evaluation, we consider three cases of noise variance estimation: with no error (ideal condition), with 1% error and with 5% error (practical condition); the error detection techniques that can achieve these conditions are beyond the scope of this paper. We have used a 4950 sample observation window and 1% probability of false alarm as the parameters for determining the decision threshold in ED. With perfect noise estimation, it can be observed that the percentage detection of ED reduces rapidly beyond an SNR of -11 dB, while the proposed approach can achieve close to 90% positive detection even at an SNR of -15 dB. As the quality of noise estimation deteriorates to 1% and 5% errors, the performance of ED deteriorates significantly compared to the proposed approach. The results show that the proposed correlatorbased technique offers better detection accuracy over the ED technique without incurring the computational complexities associated with highly accurate noise estimation.

Finally, we also compare the proposed technique against CFD and autocorrelation-based schemes from the literature. A low-complexity cyclostationary technique was proposed for sensing spectrum in a femtocell design for LTE networks [30], while the work in [31] explores a cooperative cyclostationary technique for spectrum sensing in low SNR conditions in generic OFDM systems (which we have adapted to a singlecycle CFD scheme for LDACS). The autocorrelation technique described in [32] relies on the detection of autocorrelation coefficient for spectrum sensing in generic OFDM systems. For our experiments, we adapt these algorithms to the properties of LDACS RL-DC frame and simulate the performance in MATLAB, under different noise conditions with SNRs ranging from 0 to -20 dB. The results, shown in Fig. 9, clearly shows that the proposed technique offers higher detection accuracy, even while running at lower computational precision. It should be noted that the detection accuracy of techniques which rely on periodic properties of the signal will improve further as the detection window is increased, which requires detection across multiple timeslots in the LDACS RL-DC segment.

#### VI. CONCLUSION

Legacy communication systems in the aeronautical domain have been unable to keep pace with the ever increasing volume of information being exchanged between aircraft and GSs. New standards like LDACS aim to improve ATM, offering new pathways for communicating between air and GSs while ensuring coexistence with legacy *L*-band systems. While techniques like dynamic spectrum access can enable efficient use of the spectrum in LDACS, the associated operations are computationally intensive, requiring efficient techniques to implement them on on-board systems that operate under tight constraints.

In this paper, we proposed the use of multiplierless correlation for spectrum sensing in the LDACS digital frontend, with the added benefit of the same hardware being used for timing synchronization in the LDACS OFDM receiver. We show that the proposed architecture offers  $3 \times$  energy reduction over multiplier-based correlators and better detection of LDACS RL frames in air-to-ground channels even at low SNR values, compared to traditional ED systems and other FD techniques. Moreover, the observation window for spectrum sensing can be as small as the minimal RL frame structure, enabling faster turnaround from sensing to start of transmission. Our results show that the proposed correlatorbased spectrum sensing offers 100% detection accuracy even -12-dB SNR without requiring noise estimation, reducing the computational complexity in on-board implementation.

#### REFERENCES

- W. Schütz and M. Schmidt, "Action plan 17: Future communication study: Final conclusions and recommendations report, Version 1.1," EUROCONTROL/FAA Memorandum Cooper., 2007.
- [2] M. Sajatovic, B. Haindl, U. Epple, and T. Gráupl, "Updated LDACS1 system specification," EUROCONTROL, Brussels, Belgium, SESAR Joint Undertaking Rep. EWA04-1-T2-D1, 2011.
- [3] C. Zhang, Y. Zhang, J. Xiao, and J. Yu, "Aeronautical contral cognitive broadband air-to-ground communications," *IEEE J. Sel. Areas Commun.*, vol. 33, no. 5, pp. 946–957, May 2015.
- [4] P. Jacob, A. S. Madhukumar, and A. P. Vinod, "Efficient aviation spectrum management through dynamic frequency allocation," in *Proc. Integr. Commun., Navigat. Surveill. Conf. (ICNS)*, Apr. 2015, pp. L3:1–L3:9.
- [5] L. K. Mathew and A. P. Vinod, "An energy-difference detection based spectrum sensing technique for improving the spectral efficiency of LDACS1 in aeronautical communications," in *Proc. IEEE Digit. Avionics Syst. Conf.*, Sep. 2016, pp. 1–5.
- [6] S. Shreejith, A. Ambede, A. P. Vinod, and S. A. Fahmy, "A power and time efficient radio architecture for LDACS1 air-to-ground communication," in *Proc. IEEE Digit. Avionics Syst. Conf.*, Sep. 2016, pp. 1–6.
- [7] T. H. Pham, S. A. Fahmy, and I. V. McLoughlin, "Low-power correlation for IEEE 802.16 OFDM synchronization on FPGA," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 21, no. 8, pp. 1549–1553, Aug. 2013.
- [8] H. Urkowitz, "Energy detection of unknown deterministic signals," Proc. IEEE, vol. 55, no. 4, pp. 523–531, Apr. 1967.
- [9] J. G. Proakis, *Digital Communications*, 4th ed. New York, NY, USA: McGraw-Hill, 2001.
- [10] T. Yucek and H. Arslan, "A survey of spectrum sensing algorithms for cognitive radio applications," *IEEE Commun. Surveys Tuts.*, vol. 11, no. 1, pp. 116–130, 1st Quart., 2009.
- [11] Y. Zeng and Y.-C. Liang, "Eigenvalue-based spectrum sensing algorithms for cognitive radio," *IEEE Trans. Commun.*, vol. 57, no. 6, pp. 1784–1793, Jun. 2009.
- [12] A. Mariani, A. Giorgetti, and M. Chiani, "Snr wall for energy detection with noise power estimation," in *Proc. IEEE Int. Conf. Commun. (ICC)*, Jun. 2011, pp. 1–6.
- [13] A. Recio and P. Athanas, "Physical layer for spectrum-aware reconfigurable OFDM on an FPGA," in *Proc. 13th Euromicro Conf. Digit. Syst. Design, Archit., Methods and Tools (DSD)*, Sep. 2010, pp. 321–327.
- [14] L. Hanzo and T. Keller, OFDM and MC-CDMA: A Primer. Hoboken, NJ, USA: Wiley, 2006.
- [15] T. M. Schmidl and D. C. Cox, "Robust frequency and timing synchronization for OFDM," *IEEE Trans. Commun.*, vol. 45, no. 12, pp. 1613–1621, Dec. 1997.
- [16] L. Schwoerer, "VLSI suitable synchronization algorithms and architecture for IEEE 802.11a physical layer," in *Proc. Int. Symp. Circuits Syst. (ISCAS)*, vol. 5. May 2002, pp. V721–V-724.
- [17] A. Langowski, "Fast and accurate OFDM time and frequency synchronisation," in *Proc. Int. Symp. Wireless Commun. Syst.*, Oct. 2007, pp. 86–90.
- [18] C. N. Kishore and V. U. Reddy, "A frame synchronization and frequency offset estimation algorithm for OFDM system and its analysis," *EURASIP J. Wireless Commun. Netw.*, vol. 2006, p. 057018, Dec. 2006.
- [19] T.-H. Kim and I.-C. Park, "Low-power and high-accurate synchronization for IEEE 802.16d systems," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 16, no. 12, pp. 1620–1630, Dec. 2008.
- [20] T. H. Pham, I. V. McLoughlin, and S. A. Fahmy, "Robust and efficient OFDM synchronization for FPGA-based radios," *Circuits, Syst., Signal Process.*, vol. 33, no. 8, pp. 2475–2493, Aug. 2014.

- [21] A. Fort, J.-W. Weijers, V. Derudder, W. Eberle, and A. Bourdoux, "A performance and complexity comparison of auto-correlation and cross-correlation for OFDM burst synchronization," in *Proc. IEEE Int. Conf. Acoust., Speech, Signal Process. (ICASSP)*, vol. 2. Apr. 2003, pp. II-341–II-3444.
- [22] K.-W. Yip, Y.-C. Wu, and T.-S. Ng, "Design of multiplierless correlators for timing synchronization in IEEE 802.11 a wireless LANs," *IEEE Trans. Consum. Electron.*, vol. 49, no. 1, pp. 107–114, Feb. 2003.
- [23] G. Eichinger, K. Chowdhury, and M. Leeser, "Crush: Cognitive radio universal software hardware," in *Proc. Int. Conf. Field Programm. Logic Appl. (FPL)*, Aug. 2012, pp. 26–32.
- [24] K. Le et al., "Cognitive radio kit framework: Experimental platform for dynamic spectrum research," ACM SIGMOBILE Mobile Comput. Commun. Rev., vol. 17, no. 1, pp. 30–39, Jul. 2013.
- [25] K. Amiri, Y. Sun, P. Murphy, C. Hunter, J. R. Cavallaro, and A. Sabharwal, "WARP, a unified wireless network testbed for education and research," in *Proc. IEEE Int. Conf. Microelectron. Syst. Edu.*, Jun. 2007, pp. 53–54.
- [26] J. Lotze, S. A. Fahmy, J. Noguera, B. Ozgul, L. E. Doyle, and R. Esser, "Development framework for implementing FPGA-based cognitive network nodes," in *Proc. IEEE Global Telecommun. Conf. (GLOBECOM)*, Nov. 2009, pp. 1–7.
- [27] S. Shreejith, B. Banarjee, K. Vipin, and S. A. Fahmy, "Dynamic cognitive radios on the Xilinx Zynq hybrid FPGA," in *Proc. Int. Conf. Cognit. Radio Oriented Wireless Netw. (CROWNCOM)*, 2015, pp. 427–437.
- [28] B. Ronak and S. A. Fahmy, "Multipumping flexible DSP blocks for resource reduction on Xilinx FPGAs," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 36, no. 9, pp. 1471–1482, Sep. 2017.
- [29] A. Ambede, A. P. Vinod, and A. S. Madhukumar, "Design of a low complexity channel filter satisfying LDACS1 spectral mask specifications for air-to-ground communication," in *Proc. Integr. Commun. Navigat. Surveill. (ICNS) Conf.*, Apr. 2016, pp. 7E3-1–7E3-7.
- [30] A. Tani, R. Fantacci, and D. Marabissi, "A low-complexity cyclostationary spectrum sensing for interference avoidance in femtocell LTE-A-based networks," *IEEE Trans. Veh. Technol.*, vol. 65, no. 4, pp. 2747–2753, Apr. 2016.
- [31] M. Derakhshani, T. Le-Ngoc, and M. Nasiri-Kenari, "Efficient cooperative cyclostationary spectrum sensing in cognitive radios at low SNR regimes," *IEEE Trans. Wireless Commun.*, vol. 10, no. 11, pp. 3754–3764, Nov. 2011.
- [32] S. Chaudhari, V. Koivunen, and H. V. Poor, "Autocorrelation-based decentralized sequential detection of OFDM signals in cognitive radios," *IEEE Trans. Signal Process.*, vol. 57, no. 7, pp. 2690–2700, Jul. 2009.



Libin K. Mathew (S'16) received the B.Tech. degree in electronics and communication engineering from Kannur University, Kannur, India, in 2010 and the M.Tech. degree in electronics and communication engineering from the National Institute of Technology, Kurukshetra, India, in 2015. He is currently working toward the Ph.D. degree at the School of Computer Science and Engineering, Nanyang Technological University, Singapore.

His current research interests include wireless communications, cognitive radio, and signal processing.



**Vinod A. Prasad** (M'01–SM'07) received the B.Tech. degree in instrumentation and control engineering from the University of Calicut, Malappuram, India, in 1993 and the M.E. (by research) and Ph.D. degrees from the School of Computer Engineering, Nanyang Technological University (NTU), Singapore, in 2000 and 2004, respectively.

He was an Automation Engineer at Kirloskar, Bengaluru, India, Tata Honeywell, Pune, India, and Shell Singapore, Singapore. From 2000 to 2002, he was a Lecturer at Singapore Polytechnic, Singapore.

In 2002, he joined the School of Computer Engineering, NTU, as a Lecturer, where he became an Assistant Professor in 2004 and an Associate Professor from 2010 to 2017. Since 2017, he has been a Professor of Electrical Engineering at IIT Palakkad, Palakkad, India. He has authored or coauthored over 230 papers in refereed international journals and conferences. His current research interests include digital signal processing, low power, reconfigurable circuits and systems for wireless communications, and brain–computer interface systems.

Dr. Prasad was a recipient of the Nanyang Award for Excellence in Teaching in 2010 and the University's Highest Teaching Recognition Award. He is the Technical Committee Co-Chair of brain-machine interface systems of the IEEE Systems, Man and Cybernetics Society and an Associate Editor of the IEEE TRANSACTIONS ON HUMAN-MACHINE SYSTEMS and *Circuits, Systems, and Signal Processing* (Springer).



Shanker Shreejith (S'13–M'16) received the B.Tech. degree in electronics and communication engineering from the University of Kerala, Thiruvananthapuram, India, in 2006 and the Ph.D. degree in computer science and engineering from Nanyang Technological University (NTU), Singapore, in 2016.

From 2006 to 2008, he was an FPGA Designer and a Development Engineer with ProcSys, Bengaluru, India. From 2008 to 2011, he was a Scientist in the Digital Systems Group, Vikram Sarabhai Space

Centre, Thiruvananthapuram, India, under the Indian Space Research Organization. From 2015 to 2016, he was a Research Fellow at the School of Computer Science and Engineering, NTU. Since 2017, he has been a Teaching Fellow at the School of Engineering, University of Warwick, Coventry, U.K. His current research interests include reconfigurable computing, distributed embedded systems, and computer networks.



Suhaib A. Fahmy (M'01–SM'13) received the M.Eng. degree in information systems engineering and the Ph.D. degree in electrical and electronic engineering from Imperial College London, London, U.K., in 2003 and 2007, respectively.

From 2007 to 2009, he was a Research Fellow at the Trinity College, University of Dublin, Dublin, Ireland, and a Visiting Research Engineer at Xilinx Research Labs, Dublin, Ireland. From 2009 to 2015, he was an Assistant Professor at the School of Computer Engineering, Nanyang Technological

University, Singapore. Since 2015, he has been an Associate Professor at the School of Engineering, University of Warwick, Coventry, U.K. His current research interests include reconfigurable computing, high-level system design, and computational acceleration of complex algorithms.

Dr. Fahmy is a Senior Member of the Association for Computing Machinery (ACM). He was a recipient of the Best Paper Award at the IEEE Conference on Field-Programmable Technology in 2012 and the IBM Faculty Award in 2013.